Muutke küpsiste eelistusi

Broadband Direct RF Digitization Receivers Softcover reprint of the original 1st ed. 2014 [Pehme köide]

  • Formaat: Paperback / softback, 162 pages, kõrgus x laius: 235x155 mm, kaal: 3145 g, 68 Illustrations, color; 98 Illustrations, black and white; XVI, 162 p. 166 illus., 68 illus. in color., 1 Paperback / softback
  • Sari: Analog Circuits and Signal Processing 121
  • Ilmumisaeg: 27-Aug-2016
  • Kirjastus: Springer International Publishing AG
  • ISBN-10: 3319345338
  • ISBN-13: 9783319345338
  • Pehme köide
  • Hind: 95,02 €*
  • * hind on lõplik, st. muud allahindlused enam ei rakendu
  • Tavahind: 111,79 €
  • Säästad 15%
  • Raamatu kohalejõudmiseks kirjastusest kulub orienteeruvalt 2-4 nädalat
  • Kogus:
  • Lisa ostukorvi
  • Tasuta tarne
  • Tellimisaeg 2-4 nädalat
  • Lisa soovinimekirja
  • Formaat: Paperback / softback, 162 pages, kõrgus x laius: 235x155 mm, kaal: 3145 g, 68 Illustrations, color; 98 Illustrations, black and white; XVI, 162 p. 166 illus., 68 illus. in color., 1 Paperback / softback
  • Sari: Analog Circuits and Signal Processing 121
  • Ilmumisaeg: 27-Aug-2016
  • Kirjastus: Springer International Publishing AG
  • ISBN-10: 3319345338
  • ISBN-13: 9783319345338
This book describes the system-level design of an application-optimized signal conditioner together with its control algorithm and a mixed-signal AGC loop combining RMS and peak detection.

This book discusses the trade-offs involved in designing direct RF digitization receivers for the radio frequency and digital signal processing domains. A system-level framework is developed, quantifying the relevant impairments of the signal processing chain, through a comprehensive system-level analysis. Special focus is given to noise analysis (thermal noise, quantization noise, saturation noise, signal-dependent noise), broadband non-linear distortion analysis, including the impact of the sampling strategy (low-pass, band-pass), analysis of time-interleaved ADC channel mismatches, sampling clock purity and digital channel selection. The system-level framework described is applied to the design of a cable multi-channel RF direct digitization receiver. An optimum RF signal conditioning, and some algorithms (automatic gain control loop, RF front-end amplitude equalization control loop) are used to relax the requirements of a 2.7GHz 11-bit ADC.
A two-chip implementation is presented, using BiCMOS and 65nm CMOS processes, together with the block and system-level measurement results. Readers will benefit from the techniques presented, which are highly competitive, both in terms of cost and RF performance, while drastically reducing power consumption.

RF Receiver Architecture State-of-the-Art.- System-Level Design Framework for Direct RF Digitization Receivers.- Application to the System Design of a Multi-Channel Cable Receiver.- Realization & Measurements.- Conclusions & Perspectives.