Abstract |
|
ix | |
|
List of Symbols and Abbreviations |
|
|
xi | |
|
|
1 | (8) |
|
The Growth of the Wireless Communication Market |
|
|
1 | (2) |
|
|
3 | (2) |
|
|
5 | (1) |
|
|
6 | (3) |
|
Low-Noise Amplifiers in CMOS Wireless Receivers |
|
|
9 | (46) |
|
|
9 | (1) |
|
Some Important RF Concepts |
|
|
9 | (8) |
|
Quality Factor of Reactive Elements and Series-Parallel Transformation |
|
|
9 | (2) |
|
|
11 | (1) |
|
Impedance Matching, Power Matching, Noise Matching |
|
|
12 | (1) |
|
Transducer Power Gain, Operating Power Gain and Available Power Gain |
|
|
13 | (2) |
|
Intermodulation Distortion |
|
|
15 | (2) |
|
The Deep Sub-Micron MOS Transistor at Radio Frequencies |
|
|
17 | (5) |
|
MOS Model for Hand Calculations |
|
|
17 | (1) |
|
Linearity of the short-channel MOS transistor |
|
|
18 | (1) |
|
|
19 | (2) |
|
Extended MOS Model for Simulation |
|
|
21 | (1) |
|
|
22 | (3) |
|
|
22 | (1) |
|
Thermal Noise in MOS transistors |
|
|
22 | (1) |
|
Classical MOS Channel Noise |
|
|
22 | (1) |
|
|
23 | (1) |
|
|
24 | (1) |
|
|
24 | (1) |
|
The LNA in the Receiver Chain |
|
|
25 | (8) |
|
Cascading Non-Ideal Building Blocks |
|
|
25 | (1) |
|
|
25 | (1) |
|
|
26 | (1) |
|
Wireless Receiver Architectures |
|
|
27 | (1) |
|
|
28 | (1) |
|
|
28 | (1) |
|
|
29 | (1) |
|
Voltage Gain or Power Gain |
|
|
29 | (2) |
|
Intermodulation Distortion |
|
|
31 | (1) |
|
|
31 | (1) |
|
|
32 | (1) |
|
Single-ended vs. Differential |
|
|
32 | (1) |
|
Topologies for Low-Noise Amplifiers |
|
|
33 | (21) |
|
The Inductively Degenerated Common Source LNA |
|
|
33 | (1) |
|
From Basic Common-Source Amplifier to Inductively Degenerated Common-Source LNA |
|
|
33 | (4) |
|
|
37 | (2) |
|
|
39 | (3) |
|
|
42 | (1) |
|
|
43 | (1) |
|
|
44 | (2) |
|
|
46 | (1) |
|
|
46 | (1) |
|
|
47 | (1) |
|
|
48 | (2) |
|
|
50 | (1) |
|
Highly Linear Feedforward LNA |
|
|
51 | (1) |
|
The Noise-Cancelling Wide-band LNA |
|
|
52 | (1) |
|
Current Reuse LNA with Interstage Resonance |
|
|
52 | (1) |
|
|
53 | (1) |
|
|
54 | (1) |
|
|
55 | (18) |
|
|
55 | (1) |
|
|
56 | (6) |
|
|
56 | (1) |
|
|
57 | (1) |
|
|
58 | (1) |
|
Transmission Line Pulsing |
|
|
59 | (3) |
|
|
62 | (10) |
|
|
62 | (1) |
|
|
62 | (1) |
|
|
63 | (3) |
|
|
66 | (1) |
|
Silicon-Controlled Rectifier |
|
|
66 | (2) |
|
ESD-Protection Topologies |
|
|
68 | (1) |
|
|
68 | (1) |
|
|
69 | (3) |
|
|
72 | (1) |
|
Detailed Study of the Common-Source LNA with Inductive Degeneration |
|
|
73 | (38) |
|
|
73 | (1) |
|
The Non-Quasi Static Gate Resistance |
|
|
73 | (5) |
|
Influence of rg, NQS on Zin, GT and IIP3 |
|
|
74 | (1) |
|
Influence of rg, NQS on the Noise Figure |
|
|
75 | (3) |
|
Parasitic Input Capacitance |
|
|
78 | (11) |
|
|
79 | (1) |
|
Influence of Cp on Input Matching |
|
|
80 | (2) |
|
Influence of Cp on Power Gain, Noise Figure and IIP3 |
|
|
82 | (3) |
|
Impact of Cp Non-Linearity |
|
|
85 | (3) |
|
Impact of the Finite Q of Cp |
|
|
88 | (1) |
|
|
89 | (2) |
|
Optimization of the Cascode Transistor |
|
|
91 | (1) |
|
Output Capacitance Non-Linearity |
|
|
92 | (3) |
|
|
95 | (1) |
|
|
96 | (4) |
|
Load Impedance Constraints |
|
|
96 | (2) |
|
|
98 | (2) |
|
|
100 | (1) |
|
|
101 | (4) |
|
|
101 | (1) |
|
|
102 | (1) |
|
|
102 | (1) |
|
|
103 | (1) |
|
The Amplifying Transistor |
|
|
104 | (1) |
|
|
105 | (1) |
|
The Common-Gate LNA Revisited |
|
|
105 | (4) |
|
|
109 | (2) |
|
RF-ESD Co-Design for CMOS LNA's |
|
|
111 | (22) |
|
|
111 | (1) |
|
ESD-protection within an L-Type Matching Network |
|
|
112 | (7) |
|
|
112 | (1) |
|
|
113 | (2) |
|
Design and Layout of the ESD Protection Diodes |
|
|
115 | (1) |
|
Non-Linearity of Input ESD Protection Diodes |
|
|
116 | (3) |
|
|
119 | (1) |
|
ESD-Protection within a Π-Type Matching Network |
|
|
119 | (4) |
|
|
123 | (3) |
|
|
126 | (2) |
|
Other ESD-Protection Strategies |
|
|
128 | (2) |
|
Distributed ESD-Protection |
|
|
128 | (2) |
|
ESD-Protection with T-Coils |
|
|
130 | (1) |
|
ESD-Protection for the Common-Gate LNA |
|
|
130 | (1) |
|
|
130 | (3) |
|
Integrated CMOS Low-Noise Amplifiers |
|
|
133 | (38) |
|
|
133 | (1) |
|
A 0.8 dB NF ESD-Protected 9 mW CMOS LNA |
|
|
133 | (14) |
|
|
133 | (1) |
|
|
134 | (1) |
|
|
135 | (4) |
|
|
139 | (2) |
|
|
141 | (3) |
|
Discussion and Comparison |
|
|
144 | (3) |
|
|
147 | (1) |
|
A 1.3 dB NF CMOS LNA for GPS with 3 kV HBM ESD-Protection |
|
|
147 | (12) |
|
The Complete GPS Receiver Front-End |
|
|
147 | (1) |
|
|
147 | (1) |
|
|
148 | (1) |
|
Quadrature, Direct Digital Downconversion |
|
|
148 | (1) |
|
PLL Frequency Synthesizer |
|
|
149 | (1) |
|
|
150 | (3) |
|
|
153 | (5) |
|
|
158 | (1) |
|
A 5 GHz LNA with Inductive ESD-Protection Exceeding 3 kV HBM |
|
|
159 | (10) |
|
|
159 | (1) |
|
|
160 | (5) |
|
|
165 | (4) |
|
|
169 | (1) |
|
|
169 | (2) |
|
|
171 | (2) |
Fundamentals of Two-Port Noise Theory |
|
173 | (2) |
Index |
|
175 | |