Muutke küpsiste eelistusi

Power-Aware Testing and Test Strategies for Low Power Devices 2010 ed. [Kõva köide]

Edited by , Edited by , Edited by
  • Formaat: Hardback, 363 pages, kõrgus x laius: 235x155 mm, kaal: 1590 g, XXI, 363 p., 1 Hardback
  • Ilmumisaeg: 23-Nov-2009
  • Kirjastus: Springer-Verlag New York Inc.
  • ISBN-10: 1441909273
  • ISBN-13: 9781441909275
Teised raamatud teemal:
  • Kõva köide
  • Hind: 141,35 €*
  • * hind on lõplik, st. muud allahindlused enam ei rakendu
  • Tavahind: 166,29 €
  • Säästad 15%
  • Raamatu kohalejõudmiseks kirjastusest kulub orienteeruvalt 2-4 nädalat
  • Kogus:
  • Lisa ostukorvi
  • Tasuta tarne
  • Tellimisaeg 2-4 nädalat
  • Lisa soovinimekirja
  • Formaat: Hardback, 363 pages, kõrgus x laius: 235x155 mm, kaal: 1590 g, XXI, 363 p., 1 Hardback
  • Ilmumisaeg: 23-Nov-2009
  • Kirjastus: Springer-Verlag New York Inc.
  • ISBN-10: 1441909273
  • ISBN-13: 9781441909275
Teised raamatud teemal:

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.



Power-aware testing methods for conventional circuits and systems are explored in this volume, while providing safe testing techniques without compromising reliability. State-of-the-art industrial practices are discusses, as well as EDA solutions.

Fundamentals of VLSI Testing.- Power Issues During Test.- Low-Power Test
Pattern Generation.- Power-Aware Design-for-Test.- Power-Aware Test Data
Compression and BIST.- Power-Aware System-Level Test Planning.- Low-Power
Design Techniques and Test Implications.- Test Strategies for Multivoltage
Designs.- Test Strategies for Gated Clock Designs.- Test of Power Management
Structures.- EDA Solution for Power-Aware Design-for-Test.