Muutke küpsiste eelistusi

Exploring Memory Hierarchy Design with Emerging Memory Technologies Softcover reprint of the original 1st ed. 2014 [Pehme köide]

  • Formaat: Paperback / softback, 122 pages, kõrgus x laius: 235x155 mm, kaal: 2117 g, 57 Illustrations, color; 14 Illustrations, black and white; VII, 122 p. 71 illus., 57 illus. in color., 1 Paperback / softback
  • Sari: Lecture Notes in Electrical Engineering 267
  • Ilmumisaeg: 23-Aug-2016
  • Kirjastus: Springer International Publishing AG
  • ISBN-10: 3319375954
  • ISBN-13: 9783319375953
  • Pehme köide
  • Hind: 95,02 €*
  • * hind on lõplik, st. muud allahindlused enam ei rakendu
  • Tavahind: 111,79 €
  • Säästad 15%
  • Raamatu kohalejõudmiseks kirjastusest kulub orienteeruvalt 2-4 nädalat
  • Kogus:
  • Lisa ostukorvi
  • Tasuta tarne
  • Tellimisaeg 2-4 nädalat
  • Lisa soovinimekirja
  • Formaat: Paperback / softback, 122 pages, kõrgus x laius: 235x155 mm, kaal: 2117 g, 57 Illustrations, color; 14 Illustrations, black and white; VII, 122 p. 71 illus., 57 illus. in color., 1 Paperback / softback
  • Sari: Lecture Notes in Electrical Engineering 267
  • Ilmumisaeg: 23-Aug-2016
  • Kirjastus: Springer International Publishing AG
  • ISBN-10: 3319375954
  • ISBN-13: 9783319375953
This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, and FBDRAM.

This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc. The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the “memory wall.” The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification; hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named “Moguls” is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs.

Introduction.- Replacing Different Levels of the Memory Hierarchy with NVMs.- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing.- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory.