Muutke küpsiste eelistusi

Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures 2013 ed. [Pehme köide]

  • Formaat: Paperback / softback, 174 pages, kõrgus x laius: 235x155 mm, kaal: 2934 g, XIV, 174 p., 1 Paperback / softback
  • Sari: Lecture Notes in Electrical Engineering 184
  • Ilmumisaeg: 03-Apr-2015
  • Kirjastus: Springer
  • ISBN-10: 9400798652
  • ISBN-13: 9789400798656
  • Pehme köide
  • Hind: 95,02 €*
  • * hind on lõplik, st. muud allahindlused enam ei rakendu
  • Tavahind: 111,79 €
  • Säästad 15%
  • Raamatu kohalejõudmiseks kirjastusest kulub orienteeruvalt 2-4 nädalat
  • Kogus:
  • Lisa ostukorvi
  • Tasuta tarne
  • Tellimisaeg 2-4 nädalat
  • Lisa soovinimekirja
  • Formaat: Paperback / softback, 174 pages, kõrgus x laius: 235x155 mm, kaal: 2934 g, XIV, 174 p., 1 Paperback / softback
  • Sari: Lecture Notes in Electrical Engineering 184
  • Ilmumisaeg: 03-Apr-2015
  • Kirjastus: Springer
  • ISBN-10: 9400798652
  • ISBN-13: 9789400798656

Presenting a mathematical model for on-chip routers which can be used for NoC performance analysis, this book reflects the shift from computation- to communication-based design that has resulted from the increasing complexity of so-called ‘systems-on-chip’.



Traditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, performance and energy consumption of the overall system. As a result, a shift from computation-based to communication-based design becomes mandatory. Towards this end, network-on-chip (NoC) communication architectures have emerged recently as a promising alternative to classical bus and point-to-point communication architectures.

In this dissertation, we study outstanding research problems related to modeling, analysis and optimization of NoC communication architectures. More precisely, we present novel design methodologies, software tools and FPGA prototypes to aid the design of application-specific NoCs.

Introduction.- Literature Survey.- Motivational Example: MPEG-2 Encoder Design.- Target NoC Platform.- NoCPerformance Analysis.- Application-specific NoC Architecture Custimization using Long-range Links.- Analysis and Optimization of Prediction-based Flow Control in Networks-on-Chip.- Design and Management of VFI Partition Networks-on-Chip.- Conclusion.- Bibliography.- Appendix A. Tools and FPGA prototype.- Appendix B. Experiments using the Single-chip Cloud Computer (SCC) Platform.